简体中文 English Welcome to http://www.henlito.com| Add Favorite

  HOT SEARCH:PCA9685PW 
Home Stock Centers Photo Gallery Brand Category Information goods Online order Contact About
Quick Search
A B C D E F G H I J K L M N O P Q R S T U V W X Y Z 0 1 2 3 4 5 6 7 8 9
News & Events Address:Home > News & Events

TSB41AB1PHPG4 IEEE 1394a One-Port Cable Transceiver/Arbiter


source: | post time:2010-02-16

Pricing / Packaging

Device Status Temp (oC) Price | Quantity Package| Pins Top Side Marking Package QTY| Package Carrier
TSB41AB1GQE ACTIVE 0 to 70 1.50 | 1ku BGA MICROSTAR JUNIOR (GQE)| 80 View 360 | JEDEC TRAY (10+1) Download CAD Format for this Symbol Download CAD Format for this Footprint
TSB41AB1PAP ACTIVE 0 to 70 1.50 | 1ku HTQFP (PAP)| 64 View 160 | JEDEC TRAY (10+1) Download CAD Format for this Symbol
TSB41AB1PAPG4 ACTIVE 0 to 70 1.50 | 1ku HTQFP (PAP)| 64 View 160 | JEDEC TRAY (10+1) Download CAD Format for this Symbol
TSB41AB1PHP ACTIVE 0 to 70 1.50 | 1ku HTQFP (PHP)| 48 View 250 | JEDEC TRAY (10+1) Download CAD Format for this Symbol
TSB41AB1PHPG4 ACTIVE 0 to 70 1.50 | 1ku HTQFP (PHP)| 48 View 250 | JEDEC TRAY (10+1) Download CAD Format for this Symbol
TSB41AB1ZQE-64 ACTIVE 0 to 70 1.50 | 1ku BGA MICROSTAR JUNIOR (ZQE) | 64   360 | JEDEC TRAY (10+1) Download CAD Format for this Symbol Download CAD Format for this Footprint

Description

The TSB41AB1 provides the digital and analog transceiver functions needed to implement a one-port node in a cable-based IEEE 1394 network. The cable port incorporates one differential line transceiver. The transceiver includes circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB41AB1 is designed to interface with a link layer controller (LLC), such as the TSB12LV21, TSB12LV22, TSB12LV23, TSB12LV26, TSB12LV31, TSB12LV41, TSB12LV42, or TSB12LV01A.

The TSB41AB1 requires only an external 24.576-MHz crystal as a reference. An external clock may be provided instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393.

Features

  • Fully Supports Provisions of IEEE 1394-1995 Standard for High Performance Serial Bus† and IEEE 1394a-2000
  • Fully Interoperable With FireWire™ and i.LINK™ Implementation of IEEE Std 1394
  • Fully Compliant With OpenHCI Requirements
  • Provides One IEEE 1394a-2000 Fully Compliant Cable Port at 100/200/400 Megabits Per Second (Mbits/s)
  • Full IEEE 1394a-2000 Support Includes: Connection Debounce, Arbitrated Short Reset, Multispeed Concatenation, Arbitration Acceleration, Fly-By Concatenation, Port Disable/Suspend/Resume
  • Register Bits Give Software Control of Contender Bit, Power Class Bits, Link Active Control Bit, and IEEE 1394a-2000 Features
  • IEEE 1394a-2000 Compliant Common Mode Noise Filter on Incoming TPBIAS
  • Extended Resume Signaling for Compatibility With Legacy DV Devices, and Terminal- and Register-Compatibility With TSB41LV01, Allow Direct Isochronous Transmit to Legacy DV Devices With Any Link Layer Even When Root
  • Power-Down Features to Conserve Energy in Battery Powered Applications Include: Automatic Device Power Down During Suspend, Device Power-Down Terminal, Link Interface Disable via LPS, and Inactive Ports Powered Down
  • Failsafe Circuitry Senses Sudden Loss of Power to the Device and Disables the Port to Ensure That the Device Does Not Load TPBIAS of the Connected Device and Blocks Any Leakage Path From the Port Back to the Device Power Plane
  • Software Device Reset (SWR)
  • Industry Leading Low Power Consumption
  • Ultralow-Power Sleep Mode
  • Cable Power Presence Monitoring
  • Cable Ports Monitor Line Conditions for Active Connection to Remote Node
  • Data Interface to Link-Layer Controller Through 2/4/8 Parallel Lines at 49.152 MHz
  • Interface to Link Layer Controller Supports Low Cost TI Bus-Holder Isolation and Optional Annex J Electrical Isolation
  • Interoperable With Link-Layer Controllers Using 3.3 V
  • Single 3.3-V Supply Operation
  • Low-Cost 24.576-MHz Crystal Provides Transmit, Receive Data at 100/200/400 Mbits/s, and Link-Layer Controller Clock at 49.152 MHz

PDFDownload - PDF Icon

source:ShenZhen henlito electronic co.,ltd.

web:www.henlito.com


Prev:ADV7311KST 12-BIT 216MHZ VIDEO ENCODER WITH NSV™
Next:TVP5150AM1PBSR Ultralow Power NTSC/PAL/SECAM Video Decoder w/Robust Sync Detector


Home | Stock Centers | Photo Gallery | Brand Category | Information goods | Online order | Contact | About
Copyright @ 1998 - 2009 Henlito. All Rights Reserve
page load time:0.0159865 s
在线客服系统

IGBT模块IGBT 三菱IGBT英飞凌IGBT模块Infineon英飞凌SEMIKRONSanRex西门康整流桥三社可控硅

富士IGBT